Fig. 18. Performance per watt versus performance of 64 bit Arm Cortex-A53 indicating up to 4x improvement at iso-frequency by scaling down the temperature from 300 K to 150 K and corresponding supply voltages from 0.6 V to 0.4 V and up to 3.7x by going from 300 K to 100 K and reducing supply voltage from 0.8 V to 0.4 V.
Fig. 22. Butterfly diagram for SRAM cells under Vth variation with 1000 Monte Carlo samples at a, 300 K, VDD = 0.7 V, b, 77 K, VDD = 0.7 V, c, 77 K VDD = 0.2 V showing degradation in WC SNM. d, proposed iso-Vth solution at 77 K, VDD = 0.3 V, compared with e, iso-IOFF at 77 K, VDD = 0.3 V and f, iso-Vth VDD = 0.7 V for scalability.